# **MECHANICAL CASE OUTLINE**

PACKAGE DIMENSIONS

-X-

1

в

н

-Y-

-Z-





### DATE 01/18/2001



SCALE 1:1

Α

5

TE

⊕ 0.25 (0.010) M Z Y S

D

Ē A A

G 🔫

8

# SOIC-8 NB CASE 751-07 **ISSUE W**

κ



**S** ⊕ 0.25 (0.010) M Y M

SEATING PLANE

 $\Box$ 

ХŚ

0.10 (0.004)

\_ C



4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.80        | 5.00 | 0.189     | 0.197 |
| В   | 3.80        | 4.00 | 0.150     | 0.157 |
| C   | 1.35        | 1.75 | 0.053     | 0.069 |
| D   | 0.33        | 0.51 | 0.013     | 0.020 |
| G   | 1.27 BSC    |      | 0.050 BSC |       |
| Н   | 0.10        | 0.25 | 0.004     | 0.010 |
| J   | 0.19        | 0.25 | 0.007     | 0.010 |
| K   | 0.40        | 1.27 | 0.016     | 0.050 |
| Μ   | 0 °         | 8 °  | 0 °       | 8 °   |
| Ν   | 0.25        | 0.50 | 0.010     | 0.020 |
| s   | 5.80        | 6.20 | 0.228     | 0.244 |

|   | A | A         | A | A |
|---|---|-----------|---|---|
|   |   | XX<br>AL` |   |   |
| ł | Û | H         | H | H |

## **STYLES ON PAGE 2**

N X 45 °

М

#### SOIC-8 NB CASE 751-07 **ISSUE W**

#### DATE 01/18/2001

| 3.<br>4.<br>5.<br>6.<br>7. | EMITTER<br>COLLECTOR<br>COLLECTOR<br>EMITTER<br>EMITTER<br>BASE<br>BASE<br>EMITTER | STYLE 2:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.  | COLLECTOR, DIE, #1<br>COLLECTOR, #1<br>COLLECTOR, #2<br>COLLECTOR, #2<br>BASE, #2<br>EMITTER, #2<br>BASE, #1<br>EMITTER, #1 |
|----------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 3.<br>4.<br>5.<br>6.       | DRAIN<br>DRAIN<br>DRAIN<br>DRAIN<br>GATE<br>GATE<br>SOURCE<br>SOURCE               | STYLE 6:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.  | SOURCE<br>DRAIN<br>DRAIN<br>SOURCE<br>SOURCE<br>GATE<br>GATE<br>SOURCE                                                      |
| 2.<br>3.<br>4.<br>5.<br>6. | ,                                                                                  | STYLE 10:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8. | GROUND<br>BIAS 1<br>OUTPUT<br>GROUND<br>GROUND<br>BIAS 2<br>INPUT<br>GROUND                                                 |
|                            | N.C.<br>SOURCE<br>SOURCE<br>GATE<br>DRAIN<br>DRAIN<br>DRAIN<br>DRAIN               | STYLE 14:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8. | N-GATE<br>P-SOURCE<br>P-GATE<br>P-DRAIN<br>P-DRAIN                                                                          |
| 4.<br>5.<br>6.             | VCC<br>V2OUT<br>TXDUT<br>TXE<br>RXE<br>VEE<br>GND<br>ACC                           | STYLE 18:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8. | ANODE<br>SOURCE<br>GATE<br>DRAIN<br>DRAIN                                                                                   |

| STYLE 3:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.  | DRAIN, DIE #1<br>DRAIN, #1<br>DRAIN, #2<br>DRAIN, #2<br>GATE, #2<br>SOURCE, #2<br>GATE, #1<br>SOURCE, #1             | 2.<br>3.<br>4.                                                | ANODE<br>ANODE                                                             |
|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------|
| STYLE 7:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.  | INPUT<br>EXTERNAL BYPASS<br>THIRD STAGE SOURCE<br>GROUND<br>DRAIN<br>GATE 3<br>SECOND STAGE Vd<br>FIRST STAGE Vd     | STYLE 8:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.  | BASE, #<br>BASE, #2<br>COLLEC<br>COLLEC<br>EMITTER<br>EMITTER              |
| 6.                                                            | SOURCE 1<br>GATE 1                                                                                                   | STYLE 12:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8. | SOURCE<br>SOURCE<br>SOURCE<br>GATE<br>DRAIN                                |
| 2.<br>3.                                                      | ANODE 1<br>ANODE 1<br>ANODE 1<br>ANODE 1<br>CATHODE, COMMON<br>CATHODE, COMMON<br>CATHODE, COMMON<br>CATHODE, COMMON | STYLE 16:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8. | EMITTEF<br>BASE, DI<br>EMITTEF<br>BASE, DI<br>COLLEC                       |
| STYLE 19:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8. | SOURCE 1<br>GATE 1<br>SOURCE 2<br>GATE 2<br>DRAIN 2<br>MIRROR 2<br>DRAIN 1<br>MIRROR 1                               | STYLE 20:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8. | Source<br>Gate (N<br>Source<br>Gate (P<br>Drain<br>Drain<br>Drain<br>Drain |

| 6.<br>7.                               | ANODE<br>ANODE<br>COMMON CATHODE                                                                                                                       |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7  | COLLECTOR, DIE #1<br>BASE, #1<br>BASE, #2<br>COLLECTOR, #2<br>COLLECTOR, #2<br>EMITTER, #2<br>EMITTER, #1<br>COLLECTOR, #1                             |
| 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | SOURCE<br>SOURCE<br>GATE<br>DRAIN<br>DRAIN<br>DRAIN<br>DRAIN                                                                                           |
| 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | EMITTER, DIE #1<br>BASE, DIE #1<br>EMITTER, DIE #2<br>BASE, DIE #2<br>COLLECTOR, DIE #2<br>COLLECTOR, DIE #2<br>COLLECTOR, DIE #1<br>COLLECTOR, DIE #1 |
| 1.<br>2.<br>3.<br>4.<br>5.<br>6.       | SOURCE (N)<br>GATE (N)<br>SOURCE (P)<br>GATE (P)<br>DRAIN<br>DRAIN<br>DRAIN                                                                            |

ON Semiconductor and 🤍 are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.