FEATURES

- Available in Two Configurations
  - Internal 25mΩ Sense Resistor
  - External User-Selectable Sense Resistor

- Current Measurement
  - 12-Bit Bidirectional Measurement
  - Internal Sense Resistor Configuration:
    - 0.625mA LSB and ±1.9A Dynamic Range
  - External Sense Resistor Configuration:
    - 15.625μV LSB and ±64mV Dynamic Range

- Current Accumulation
  - Internal Sense Resistor: 0.25mAhr LSB
  - External Sense Resistor: 6.25μVhr LSB

- Voltage Measurement with 4.88mV Resolution

- Temperature Measurement Using Integrated Sensor with 0.125°C Resolution

- 32 Bytes of Lockable EEPROM
- 16 Bytes of General-Purpose SRAM
- Dallas 1-Wire® Interface with Unique 64-Bit Device Address
- Supports 1-Cell Li+/Polymer or 3-Cell Ni Battery Packs
- 3mm Dimension of 8-Pin TSSOP Package
  Allows Mounting on Side of Thin Li+ and Li+/Polymer Cells (Lead Free available)

- Low Power Consumption:
  - Active Current: 60μA (typ), 90μA (max)
  - Sleep Current: 1μA (typ), 2μA (max)

PIN CONFIGURATION

- V_IN Voltage-Sense Input
- V_SS Device Ground
- PIO Programmable I/O Pin
- V_DD Power-Supply Input (2.5V to 5.5V)
- IS1 Current-Sense Input
- IS2 Current-Sense Input
- SNS Sense Resistor Connection
- DQ Data Input/Output

1-Wire is a registered trademark of Dallas Semiconductor.
## ORDERING INFORMATION

<table>
<thead>
<tr>
<th>PART</th>
<th>MARKING</th>
<th>TEMP RANGE</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>DS2751E</td>
<td>2751E</td>
<td>-20°C to +70°C</td>
<td>8-Pin TSSOP, External Sense Resistor</td>
</tr>
<tr>
<td>DS2751E+</td>
<td>2751E</td>
<td>-20°C to +70°C</td>
<td>8-Pin Lead Free TSSOP, External Sense Resistor</td>
</tr>
<tr>
<td>DS2751E-025</td>
<td>2751R</td>
<td>-20°C to +70°C</td>
<td>8-Pin TSSOP, 25mΩ Sense Resistor</td>
</tr>
<tr>
<td>DS2751E+025</td>
<td>2751R</td>
<td>-20°C to +70°C</td>
<td>8-Pin Lead Free TSSOP, 25mΩ Sense Resistor</td>
</tr>
<tr>
<td>DS2751E/T&amp;R</td>
<td>2751E</td>
<td>-20°C to +70°C</td>
<td>DS2751E on Tape-and-Reel</td>
</tr>
<tr>
<td>DS2751E+T&amp;R</td>
<td>2751E</td>
<td>-20°C to +70°C</td>
<td>DS2751E+ on Tape-and-Reel (Lead Free)</td>
</tr>
<tr>
<td>DS2751E-025/T&amp;R</td>
<td>2751R</td>
<td>-20°C to +70°C</td>
<td>DS2751E-025 on Tape-and-Reel</td>
</tr>
<tr>
<td>DS2751E+025/T&amp;R</td>
<td>2751R</td>
<td>-20°C to +70°C</td>
<td>DS2751E+025 on Tape-and-Reel (Lead Free)</td>
</tr>
</tbody>
</table>

Note 1: A “+” will be marked on the package near the Pin 1 indicator.

## DESCRIPTION

The DS2751 multichemistry battery fuel gauge is a data-acquisition and information-storage device tailored for cost-sensitive and space-constrained 1-cell Li+/polymer or 3-cell Ni battery-pack applications. The DS2751 provides the key hardware components required to accurately estimate remaining capacity by integrating low-power, precision measurements of temperature, voltage, current, and current accumulation, as well as nonvolatile (NV) data storage, into the small footprint of a 3.0mm x 4.4mm 8-pin TSSOP package.

Through its 1-Wire interface, the DS2751 gives the host system read/write access to status and control registers, instrumentation registers, and general-purpose data storage. Each device has a unique factory-programmed 64-bit net address that allows it to be individually addressed by the host system, supporting multibattery operation.

The DS2751 performs temperature, voltage, and current measurement to a resolution sufficient to support process-monitoring applications such as battery charge control and remaining capacity estimation. Temperature is measured using an on-chip sensor, eliminating the need for a separate thermistor. Bidirectional current measurement and accumulation are accomplished using either an internal 25mΩ sense resistor or an external device. The DS2751 also features a programmable I/O pin that allows the host system to sense and control other electronics in the pack, including switches, vibration motors, speakers, and LEDs.

Three types of memory are provided on the DS2751 for battery information storage: EEPROM, lockable EEPROM, and SRAM. EEPROM memory saves important battery data in true NV memory that is unaffected by severe battery depletion, accidental shorts, or ESD events. Lockable EEPROM becomes ROM when locked to provide additional security for unchanging battery data. SRAM provides inexpensive storage for temporary data.
ABSOLUTE MAXIMUM RATINGS*

Voltage on PIO Pin, Relative to VSS       -0.3V to +12V
Voltage on All Other Pins, Relative to VSS -0.3V to +6V
Continuous Internal Sense Resistor Current ±2.5A
Pulsed Internal Sense Resistor Current   ±50A for <100µs/s, <1000 Pulses
Operating Temperature Range             -40°C to +85°C
Storage Temperature Range               -55°C to +125°C
Soldering Temperature                   See J-STD-020A Specification

* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS
(TA = 2.5V ≤ VDD ≤ 5.5V, -20°C to +70°C.)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>VDD</td>
<td>(Note 1)</td>
<td>2.5</td>
<td>5.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Data Pin</td>
<td>DQ</td>
<td>(Note 1)</td>
<td>-0.3</td>
<td>+5.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>V_IN Pin</td>
<td>V_IN</td>
<td>VDD ≥ 4.2V (Notes 1, 2)</td>
<td>-0.3</td>
<td>+4.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2.5V &lt; VDD &lt; 4.2V (Notes 1, 2)</td>
<td></td>
<td>VDD + 0.3</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

DC ELECTRICAL CHARACTERISTICS
(TA = 2.5V ≤ VDD ≤ 5.5V, -20°C to +70°C.)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Active Current</td>
<td>I_ACTIVE</td>
<td>DQ = VDD, normal operation</td>
<td>60</td>
<td>90</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>Sleep-Mode Current</td>
<td>I_SLEEP</td>
<td>DQ = 0V, no activity</td>
<td>1</td>
<td>2</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>Input Logic High: DQ, PIO</td>
<td>V_HI</td>
<td>(Note 1)</td>
<td>1.5</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Input Logic Low: DQ, PIO</td>
<td>V_IL</td>
<td>(Note 1)</td>
<td>0.4</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Output Logic Low: DQ, PIO</td>
<td>V_O/L</td>
<td>I_O/L = 4mA (Note 1)</td>
<td>0.4</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>DQ Pulldown Current</td>
<td>I_PD</td>
<td></td>
<td>1</td>
<td></td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>Input Resistance: V_IN</td>
<td>R_IN</td>
<td></td>
<td>5</td>
<td></td>
<td>MΩ</td>
<td></td>
</tr>
<tr>
<td>Internal Current-Sense Resistor</td>
<td>R_SNS</td>
<td>+25°C</td>
<td>20</td>
<td>25</td>
<td>30</td>
<td>mΩ</td>
</tr>
<tr>
<td>DQ Low-to-Sleep Time</td>
<td>t_SLEEP</td>
<td></td>
<td>2.2</td>
<td></td>
<td>s</td>
<td></td>
</tr>
<tr>
<td>Undervoltage Detect</td>
<td>V_UV</td>
<td>(Note 1)</td>
<td>2.5</td>
<td>2.6</td>
<td>2.7</td>
<td>V</td>
</tr>
<tr>
<td>Undervoltage Delay</td>
<td>T_UVD</td>
<td></td>
<td>90</td>
<td>100</td>
<td>110</td>
<td>ms</td>
</tr>
</tbody>
</table>
### ELECTRICAL CHARACTERISTICS: TEMPERATURE, VOLTAGE, CURRENT

(T<sub>A</sub> = 2.5V ≤ V<sub>DD</sub> ≤ 5.5V, -20°C to +70°C.)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Temperature Resolution</td>
<td>T&lt;sub&gt;LSB&lt;/sub&gt;</td>
<td></td>
<td>0.125</td>
<td></td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>Temperature Full-Scale Magnitude</td>
<td>T&lt;sub&gt;FS&lt;/sub&gt;</td>
<td></td>
<td></td>
<td>127</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>Temperature Error</td>
<td>T&lt;sub&gt;ERR&lt;/sub&gt; (Note 3)</td>
<td></td>
<td>±3</td>
<td></td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>Voltage Resolution</td>
<td>V&lt;sub&gt;LSB&lt;/sub&gt;</td>
<td></td>
<td>4.88</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Voltage Full-Scale Magnitude</td>
<td>V&lt;sub&gt;FS&lt;/sub&gt; (Note 4)</td>
<td></td>
<td>4.5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Voltage Offset Error</td>
<td>V&lt;sub&gt;OERR&lt;/sub&gt; (Note 5)</td>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td>LSB</td>
</tr>
<tr>
<td>Voltage Gain Error</td>
<td>V&lt;sub&gt;GERR&lt;/sub&gt;</td>
<td>(Note 6)</td>
<td>3</td>
<td></td>
<td></td>
<td>%V reading</td>
</tr>
<tr>
<td>Current Resolution</td>
<td>I&lt;sub&gt;LSB&lt;/sub&gt; (Note 6)</td>
<td>(Note 7)</td>
<td>0.625</td>
<td>15.625</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Current Full-Scale Magnitude</td>
<td>I&lt;sub&gt;FS&lt;/sub&gt; (Notes 6, 7)</td>
<td>(Note 8)</td>
<td>1.9</td>
<td>2.56</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>Current Offset Error</td>
<td>I&lt;sub&gt;OERR&lt;/sub&gt; (Note 9)</td>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td>LSB</td>
</tr>
<tr>
<td>Current Gain Error</td>
<td>I&lt;sub&gt;GERR&lt;/sub&gt; (Notes 6, 10)</td>
<td>(Note 7)</td>
<td>3</td>
<td></td>
<td></td>
<td>%I reading</td>
</tr>
<tr>
<td>Accumulated Current Resolution</td>
<td>q&lt;sub&gt;CA&lt;/sub&gt; (Note 6)</td>
<td>(Note 7)</td>
<td>0.25</td>
<td></td>
<td></td>
<td>mAh</td>
</tr>
<tr>
<td>Current Sampling Frequency</td>
<td>f&lt;sub&gt;SAMP&lt;/sub&gt;</td>
<td></td>
<td>1456</td>
<td></td>
<td></td>
<td>Hz</td>
</tr>
<tr>
<td>Internal Timebase Accuracy</td>
<td>t&lt;sub&gt;ERR&lt;/sub&gt; 0°C to +50°C</td>
<td>(Note 11)</td>
<td>±1</td>
<td>±3</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-20°C to +70°C</td>
<td></td>
<td></td>
<td></td>
<td>±5</td>
</tr>
</tbody>
</table>

### ELECTRICAL CHARACTERISTICS—1-WIRE INTERFACE

(T<sub>A</sub> = 2.5V ≤ V<sub>DD</sub> ≤ 5.5V, -20°C to +70°C.)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Time Slot</td>
<td>t&lt;sub&gt;SLOT&lt;/sub&gt;</td>
<td></td>
<td>60</td>
<td>120</td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>Recovery Time</td>
<td>t&lt;sub&gt;REC&lt;/sub&gt;</td>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>Write 0 Low Time</td>
<td>t&lt;sub&gt;LOW0&lt;/sub&gt;</td>
<td></td>
<td>60</td>
<td>119</td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>Write 1 Low Time</td>
<td>t&lt;sub&gt;LOW1&lt;/sub&gt;</td>
<td></td>
<td>1</td>
<td>15</td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>Read Data Valid</td>
<td>t&lt;sub&gt;RDV&lt;/sub&gt;</td>
<td></td>
<td>15</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>Reset Time High</td>
<td>t&lt;sub&gt;RSTH&lt;/sub&gt;</td>
<td></td>
<td>480</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>Reset Time Low</td>
<td>t&lt;sub&gt;RSTL&lt;/sub&gt;</td>
<td></td>
<td>480</td>
<td>960</td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>Presence-Detect High</td>
<td>t&lt;sub&gt;PDH&lt;/sub&gt;</td>
<td></td>
<td>15</td>
<td>60</td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>Presence-Detect Low</td>
<td>t&lt;sub&gt;PDL&lt;/sub&gt;</td>
<td></td>
<td>60</td>
<td>240</td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>DQ Capacitance</td>
<td>C&lt;sub&gt;DQ&lt;/sub&gt;</td>
<td></td>
<td>60</td>
<td></td>
<td></td>
<td>pF</td>
</tr>
</tbody>
</table>
EEPROM RELIABILITY SPECIFICATION

\( T_A = 2.5V \leq V_{DD} \leq 5.5V, \text{ -20}^\circ C \text{ to +70}^\circ C. \)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Copy to EEPROM Time</td>
<td>( t_{EEC} )</td>
<td></td>
<td>2</td>
<td>10</td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>EEPROM Copy Endurance</td>
<td>( N_{EEC} )</td>
<td>(Note 12)</td>
<td>25,000</td>
<td></td>
<td></td>
<td>cycles</td>
</tr>
</tbody>
</table>

Note 1: All voltages are referenced to \( V_{SS} \).

Note 2: Operating \( V_{IN} > 4.5V \) relative to \( V_{SS} \), or \( V_{IN} > V_{DD} + 0.3V \) can induce errors in voltage, temperature, or current measurements.

Note 3: Self heating due to output pin loading and sense resistor power dissipation can alter the reading from ambient conditions.

Note 4: Although the Voltage Register is large enough to report values larger than 4.75V, the internal compensation for circuit variations can reduce the maximum reportable voltage to as low as 4.75V.

Note 5: Voltage offset measurement is with respect to 4.35V at +25°C.

Note 6: Internal current-sense resistor configuration.

Note 7: External current-sense resistor configuration.

Note 8: The Current Register supports measurement magnitudes up to 2.56A using the internal sense-resistor option and 64mV with the external resistor option. Compensation of the internal sense-resistor value for process and temperature variation may reduce the maximum reportable magnitude to 1.9A.

Note 9: Current offset error null to \( \pm 1 \) LSb typically requires a one time 3.5s in-system calibration by user.

Note 10: Current gain-error specification applies to gain error in converting the voltage difference at IS1 and IS2, and excludes any error remaining after the DS2751 compensates for the internal sense-resistor’s temperature coefficient of 3700ppm/°C to an accuracy of \( \pm 500 \)ppm/°C. The DS2751 does not compensate for external sense resistor characteristics, and any error terms arising from the use of an external sense resistor should be taken into account when calculating total current measurement error.

Note 11: Typical value for \( t_{ERR} \) valid at 3.6V and +25°C.

Note 12: Four year data retention at +70°C.
Figure 1. FUNCTIONAL DIAGRAM

1-WIRE INTERFACE AND ADDRESS

THERMAL SENSE

VOLTAGE REFERENCE

MUX

ADC

REGISTERS AND USER MEMORY

LOCKABLE EEPROM

SRAM

TEMPERATURE

VOLTAGE

CURRENT

ACCUM. CURRENT

STATUS/CONTROL

TIMEBASE

PIO

INTERNAL SENSE RESISTOR CONFIGURATION ONLY

25mΩ

DQ

V_{IN}

IS1

IS2

SNS

VIN

IS1

IS2

SNS

CHIP GROUND

V_{SS}
POWER MODES
The DS2751 has two power modes: active and sleep. While in active mode, the DS2751 continuously measures current, voltage, and temperature to provide data to the host system to support current accumulation. In sleep mode, the DS2751 ceases these activities. The DS2751 enters sleep mode when PMOD = 1 and either of the following occur:

- the DQ line is low for longer than $t_{\text{SLEEP}}$ (2.2s) (pack disconnection).
- the UVEN bit in the Status Register is set to 1 and the voltage on $V_{\text{IN}}$ drops below undervoltage threshold $V_{\text{UV}}$ for $t_{\text{UVD}}$ (cell depletion)

The DS2751 returns to active mode when the DQ line is pulled from a low-to-high state and the voltage on $V_{\text{IN}}$ is above $V_{\text{UV}}$. The factory default for the DS2751 is UVEN = PMOD = 0.

The DS2751 defaults to active mode when power is first applied.
CURRENT MEASUREMENT

In the active mode of operation, the DS2751 continually measures the current flow into and out of the battery by measuring the voltage drop across a current-sense resistor. The DS2751 is available in two configurations: 1) internal 25mΩ current-sense resistor, and 2) external user-selectable sense resistor. In either configuration, the DS2751 considers the voltage difference between pins IS1 and IS2 ($V_{IS} = V_{IS1} - V_{IS2}$) to be the filtered voltage drop across the sense resistor. A positive $V_{IS}$ value indicates current is flowing into the battery (charging), while a negative $V_{IS}$ value indicates current is flowing out of the battery (discharging).

$V_{IS}$ is measured with a signed resolution of 12 bits. The Current Register is updated in two’s-complement format every 88ms with an average of 128 measurements. Currents outside the range of the register are reported at the limit of the range. The format of the Current Register is shown in Figure 3.

For the internal sense resistor configuration, the DS2751 maintains the Current Register in units of amps, with a resolution of 0.625mA and full-scale range of no less than ±1.9A (see Note 7 on $I_{FS}$ spec for more details). The DS2751 automatically compensates for internal sense-resistor process variations and temperature effects when reporting current.

For the external sense resistor configuration, the DS2751 updates the measured $V_{IS}$ voltage to the Current Register in units of volts, with a resolution of 15.625μV and a ±64mV full-scale range.

Figure 3. CURRENT REGISTER FORMAT

![Figure 3](image)

CURRENT ACCUMULATOR

The Current Accumulator facilitates remaining capacity estimation by tracking the net current flow into and out of the battery. Current flow into the battery increments the Current Accumulator, while current flow out of the battery decrements it. Data is maintained in the Current Accumulator in two’s-complement format. The format of the Current Accumulator is shown in Figure 4.

When the internal sense resistor is used, the DS2751 maintains the Current Accumulator in units of amp-hours, with a resolution of 0.25mAhrs and a ±8.2Ahrs full-scale range. When using an external sense resistor, the DS2751 maintains the Current Accumulator in units of volt-hours, with a resolution of 6.25μVhrs and a ±205mVhrs full-scale range.

The Current Accumulator is a read/write register that can be altered by the host system as needed.
CURRENT ACCUMULATOR FORMAT

Figure 4. CURRENT ACCUMULATOR FORMAT

<table>
<thead>
<tr>
<th>MSB—Address 10</th>
<th>LSB—Address 11</th>
</tr>
</thead>
<tbody>
<tr>
<td>S 2^14 2^13 2^12 2^11 2^10 2^9 2^8</td>
<td>2^7 2^6 2^5 2^4 2^3 2^2 2^1 2^0</td>
</tr>
<tr>
<td>MSb</td>
<td>LSb</td>
</tr>
</tbody>
</table>

Units: 0.25mAhrs for internal sense resistor
6.25µVhrs for external sense resistor

CURRENT OFFSET COMPENSATION

Current measurement and the current accumulation are both internally compensated for offset on a continual basis minimizing error resulting from variations in device temperature and voltage. Additionally, a constant bias can be utilized to alter any other sources of offset. This bias resides in EEPROM address 33h in two’s-complement format and is subtracted from each current measurement. The current offset bias is applied to both the internal and external sense resistor configurations. The factory default for the current offset bias is a value of 0.

Figure 5. CURRENT OFFSET BIAS

Address 33

| S 2^6 2^5 2^4 2^3 2^2 2^1 2^0 |
| MSb | LSb |

Units: 0.625mA for internal sense resistor
15.625µV for external sense resistor

VOLTAGE MEASUREMENT

The DS2751 continually measures the voltage between pins V\textsubscript{IN} and V\textsubscript{SS} over a 0 to 4.5V range. The Voltage Register is updated in two’s-complement format every 3.4ms with a resolution of 4.88mV. Voltages above the maximum register value are reported as the maximum value. The Voltage Register format is shown in Figure 6.

Figure 6. VOLTAGE REGISTER FORMAT

<table>
<thead>
<tr>
<th>MSB—Address 0C</th>
<th>LSB—Address 0D</th>
</tr>
</thead>
<tbody>
<tr>
<td>S 2^9 2^8 2^7 2^6 2^5 2^4 2^3</td>
<td>2^2 2^1 2^0 X X X X</td>
</tr>
<tr>
<td>MSb</td>
<td>LSb</td>
</tr>
</tbody>
</table>

Units: 4.88 mV
TEMPERATURE MEASUREMENT

The DS2751 uses an integrated temperature sensor to continually measure battery temperature. Temperature measurements are updated in the Temperature Register every 220ms in two’s-complement format with a resolution of 0.125°C over a ±127°C range. The Temperature Register format is shown in Figure 7.

Figure 7. TEMPERATURE REGISTER FORMAT

![Figure 7. TEMPERATURE REGISTER FORMAT](image)

PROGRAMMABLE I/O

To use the PIO pin as an output, write the desired output value to the PIO bit in the Special Feature Register. Writing a 0 to the PIO bit enables the PIO output driver, pulling the PIO pin to VSS. Writing a 1 to the PIO bit disables the output driver, allowing the PIO pin to be pulled high or used as an input. To sense the value on the PIO pin, read the PIO bit. The DS2751 turns off the PIO output driver and sets the PIO bit high when in sleep mode or when DQ is low for more than tsleep (2.2s), regardless of the state of the PMOD bit.

MEMORY

The DS2751 has a 256-byte linear address space with registers for instrumentation, status, and control in the lower 32 bytes, with lockable EEPROM and SRAM memory occupying portions of the remaining address space. All EEPROM and SRAM memory is general-purpose except addresses 31h and 33h, which should be written with the default values for the Status Register and Current Offset Register, respectively. When the MSB of any two-byte register is read, both the MSB and LSB are latched and held for the duration of the Read Data command to prevent updates during the read and to ensure synchronization between the two register bytes. For consistent results, always read the MSB and the LSB of a two-byte register during the same Read Data command sequence.

EEPROM memory is shadowed by RAM to eliminate programming delays between writes and to allow the data to be verified by the host system before being copied to EEPROM. All reads and writes to/from EEPROM memory actually access the shadow RAM. In unlocked EEPROM blocks, the Write Data command updates shadow RAM. In locked EEPROM blocks, the Write Data command is ignored. The Copy Data command copies the contents of shadow RAM to EEPROM in an unlocked block of EEPROM but has no effect on locked blocks. The Recall Data command copies the contents of a block of EEPROM to shadow RAM regardless of whether the block is locked or not.
Table 3. MEMORY MAP

<table>
<thead>
<tr>
<th>ADDRESS (HEX)</th>
<th>DESCRIPTION</th>
<th>READ/WRITE</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>01</td>
<td>Status Register</td>
<td>R</td>
</tr>
<tr>
<td>02 to 06</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>07</td>
<td>EEPROM Register</td>
<td>R/W</td>
</tr>
<tr>
<td>08</td>
<td>Special Feature Register</td>
<td>R/W</td>
</tr>
<tr>
<td>09 to 0B</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0C</td>
<td>Voltage Register MSB</td>
<td>R</td>
</tr>
<tr>
<td>0D</td>
<td>Voltage Register LSB</td>
<td>R</td>
</tr>
<tr>
<td>0E</td>
<td>Current Register MSB</td>
<td>R</td>
</tr>
<tr>
<td>0F</td>
<td>Current Register LSB</td>
<td>R</td>
</tr>
<tr>
<td>10</td>
<td>Accumulated Current Register MSB</td>
<td>R/W</td>
</tr>
<tr>
<td>11</td>
<td>Accumulated Current Register LSB</td>
<td>R/W</td>
</tr>
<tr>
<td>12 to 17</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>Temperature Register MSB</td>
<td>R</td>
</tr>
<tr>
<td>19</td>
<td>Temperature Register LSB</td>
<td>R</td>
</tr>
<tr>
<td>1A to 1F</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>20 to 2F</td>
<td>EEPROM, block 0</td>
<td>R/W*</td>
</tr>
<tr>
<td>30 to 3F</td>
<td>EEPROM, block 1</td>
<td>R/W*</td>
</tr>
<tr>
<td>40 to 7F</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>80 to 8F</td>
<td>SRAM</td>
<td>R/W</td>
</tr>
<tr>
<td>90 to FF</td>
<td>Reserved</td>
<td></td>
</tr>
</tbody>
</table>

*Each EEPROM block is read/write until locked by the LOCK command, after which it is read-only.

STATUS REGISTER

The default values for the Status Register bits are stored in lockable EEPROM in the corresponding bits of address 31h. A Recall Data command for EEPROM block 1 recalls the default values into the Status Register bits. The format of the Status Register is shown in Figure 8. The function of each bit is described in detail in the following paragraphs.

Figure 8. STATUS REGISTER FORMAT

<table>
<thead>
<tr>
<th>Address 01</th>
</tr>
</thead>
<tbody>
<tr>
<td>bit 7</td>
</tr>
<tr>
<td>X</td>
</tr>
</tbody>
</table>

PMOD—Sleep Mode Enable. A value of 1 in this bit enables the DS2751 to enter sleep mode when the DQ line goes low for greater than $t_{SLEEP}$. A value of 0 disables the DS2751 from entering the sleep mode. This bit is read-only. The desired default value should be set in bit 5 of address 31h. The factory default is 0.

RNAOP—Read Net Address Opcode. A value of 0 in this bit sets the opcode for the Read Net Address command to 33h, while a 1 sets the opcode to 39h. This bit is read-only. The desired default value should be set in bit 4 of address 31h. The factory default is 0.
UVEN—Undervoltage Sleep Enable. A value of 1 in UVEN along with a value of 1 in PMOD enables the DS2751 to enter sleep mode when the voltage on $V_{IN}$ drops below undervoltage threshold $V_{UV}$ for $t_{UVD}$ (cell depletion). A value of 0 disables the DS2751 from entering the sleep mode due to undervoltage events. This bit is read-only. The desired default value should be set in bit 3 of address 31h. The factory default is 0.

X—Reserved Bits.

EEPROM REGISTER
The format of the EEPROM Register is shown in Figure 9. The function of each bit is described in detail in the following paragraphs.

Figure 9. EEPROM REGISTER FORMAT

| Address 07 |
|-----------------
| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| EEC  | LOCK | X     | X     | X     | X     | BL1   | BL0   |

EEC—EEPROM Copy Flag. A 1 in this read-only bit indicates that a Copy Data command is in progress. While this bit is high, writes to EEPROM addresses are ignored. A 0 in this bit indicates that data can be written to unlocked EEPROM blocks.

LOCK—EEPROM Lock Enable. When this bit is 0, the Lock command is ignored. Writing a 1 to this bit enables the Lock command. After the Lock command is executed, the LOCK bit is reset to 0. The factory default is 0.

BL1—EEPROM Block 1 Lock Flag. A 1 in this read-only bit indicates that EEPROM block 1 (addresses 30 to 3F) is locked (read-only), while a 0 indicates block 1 is unlocked (read/write).

BL0—EEPROM Block 0 Lock Flag. A 1 in this read-only bit indicates that EEPROM block 0 (addresses 20 to 2F) is locked (read-only), while a 0 indicates block 0 is unlocked (read/write).

X—Reserved Bits.

SPECIAL FEATURE REGISTER
The format of the Special Feature Register is shown in Figure 10. The function of each bit is described in detail in the following paragraphs.

Figure 10. SPECIAL FEATURE REGISTER FORMAT

| Address 08 |
|-----------------
| bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| POR  | PIO  | X     | X     | X     | X     | X     | X     |
POR—POR Indicator bit. This bit is set to a 1 when the DS2751 experiences a power-on-reset (POR) event. To use the POR bit to detect a power-on-reset, the POR bit must be set to a 0 by the host system upon power-up and after each subsequent occurrence of a POR.

PIO—PIO Pin Sense and Control. See the Programmable I/O section for details on this read/write bit.

X—Reserved Bits.

1-WIRE BUS SYSTEM
The 1-Wire bus is a system that has a single bus master and one or more slaves. A multidrop bus is a 1-Wire bus with multiple slaves. A single-drop bus has only one slave device. In all instances, the DS2751 is a slave device. The bus master is typically a microprocessor in the host system. The discussion of this bus system consists of four topics: 64-Bit Net Address, Hardware Configuration, Transaction Sequence, and 1-Wire Signaling.

64-BIT NET ADDRESS
Each DS2751 has a unique, factory-programmed 1-Wire net address that is 64 bits in length. The first 8 bits are the 1-Wire family code (51h for DS2751). The next 48 bits are a unique serial number. The last 8 bits are a CRC of the first 56 bits (see Figure 11). The 64-bit net address and the 1-Wire I/O circuitry built into the device enable the DS2751 to communicate through the 1-Wire protocol detailed in the 1-Wire Bus System section of this data sheet.

Figure 11. 1-WIRE NET ADDRESS FORMAT

| 8-Bit CRC | 48-Bit Serial Number | 8-Bit Family Code (51h) |
| MSb       | LSb                  |

CRC GENERATION
The DS2751 has an 8-bit CRC stored in the most significant byte of its 1-Wire net address. To ensure error-free transmission of the address, the host system can compute a CRC value from the first 56 bits of the address and compare it to the CRC from the DS2751. The host system is responsible for verifying the CRC value and taking action as a result. The DS2751 does not compare CRC values and does not prevent a command sequence from proceeding as a result of a CRC mismatch. Proper use of the CRC can result in a communication channel with a very high level of integrity.

The CRC can be generated by the host using a circuit consisting of a Shift Register and XOR gates as shown in Figure 12, or it can be generated in software. Additional information about the Dallas 1-Wire CRC is available in Application Note 27: Understanding and Using Cyclic Redundancy Checks with Dallas Semiconductor Touch Memory Products.

In the circuit in Figure 12, the shift bits are initialized to 0. Then, starting with the least significant bit of the family code, one bit at a time is shifted in. After the 8th bit of the family code has been entered, then the serial number is entered. After the 48th bit of the serial number has been entered, the Shift Register contains the CRC value.
Because the 1-Wire bus has only a single line, it is important that each device on the bus be able to drive it at the appropriate time. To facilitate this, each device attached to the 1-Wire bus must connect to the bus with open-drain or tri-state output drivers. The DS2751 uses an open-drain output driver as part of the bidirectional interface circuitry shown in Figure 13. If a bidirectional pin is not available on the bus master, separate output, and input pins can be connected together.

The 1-Wire bus must have a pullup resistor at the bus-master end of the bus. For short line lengths, the value of this resistor should be approximately 5kΩ. The idle state for the 1-Wire bus is high. If, for any reason, a bus transaction must be suspended, the bus must be left in the idle state in order to properly resume the transaction later. If the bus is left low for more than 120μs, slave devices on the bus begin to interpret the low period as a reset pulse, effectively terminating the transaction.

The protocol for accessing the DS2751 through the 1-Wire port is as follows:

- Initialization
- Net Address Command
- Function Command
- Transaction/Data

The sections that follow describe each of these steps in detail.
All transactions of the 1-Wire bus begin with an initialization sequence consisting of a reset pulse transmitted by the bus master followed by a presence pulse simultaneously transmitted by the DS2751 and any other slaves on the bus. The presence pulse tells the bus master that one or more devices are on the bus and ready to operate. For more details, see the *I/O Signaling* section.

**NET ADDRESS COMMANDS**

Once the bus master has detected the presence of one or more slaves, it can issue one of the net address commands described in the following paragraphs. The name of each ROM command is followed by the 8-bit opcode for that command in square brackets. Figure 14 presents a transaction flowchart of the net address commands.

**Read Net Address [33h or 39h]**. This command allows the bus master to read the DS2751’s 1-Wire net address. This command can only be used if there is a single slave on the bus. If more than one slave is present, a data collision occurs when all slaves try to transmit at the same time (open drain produces a wired-AND result). The RNAOP bit in the Status Register selects the opcode for this command, with RNAOP = 0 indicating 33h and RNAOP = 1 indicating 39h.

**Match Net Address [55h]**. This command allows the bus master to specifically address one DS2751 on the 1-Wire bus. Only the addressed DS2751 responds to any subsequent function command. All other slave devices ignore the function command and wait for a reset pulse. This command can be used with one or more slave devices on the bus.

**Skip Net Address [CCh]**. This command saves time when there is only one DS2751 on the bus by allowing the bus master to issue a function command without specifying the address of the slave. If more than one slave device is present on the bus, a subsequent function command can cause a data collision when all slaves transmit data at the same time.

**Search Net Address [F0h]**. This command allows the bus master to use a process of elimination to identify the 1-Wire net addresses of all slave devices on the bus. The search process involves the repetition of a simple three-step routine: read a bit, read the complement of the bit, then write the desired value of that bit. The bus master performs this simple three-step routine on each bit location of the net address. After one complete pass through all 64 bits, the bus master knows the address of one device. The remaining devices can then be identified on additional iterations of the process. See Chapter 5 of the *Book of DS19xx iButton® Standards* for a comprehensive discussion of a net address search, including an actual example. This publication can be found on the Maxim/Dallas website at [www.maxim-ic.com](http://www.maxim-ic.com).

**FUNCTION COMMANDS**

After successfully completing one of the net address commands, the bus master can access the features of the DS2751 with any of the function commands described in the following paragraphs. The name of each function is followed by the 8-bit opcode for that command in square brackets.

**Read Data [69h, XX]**. This command reads data from the DS2751 starting at memory address XX. The LSb of the data in address XX is available to be read immediately after the MSb of the address has been entered. Because the address is automatically incremented after the MSb of each byte is received, the LSb of the data at address XX + 1 is available to be read immediately after the MSb of the data at address XX. If the bus master continues to read beyond address FFh, the DS2751 outputs logic 1 until a reset pulse occurs. Addresses labeled “reserved” in the memory map contain undefined data. The Read Data command can be terminated by the bus master with a reset pulse at any bit boundary.

*iButton is a registered trademark of Dallas Semiconductor.*
**Write Data [6Ch, XX].** This command writes data to the DS2751 starting at memory address XX. The LSb of the data to be stored at address XX can be written immediately after the MSb of the address has been entered. Because the address is automatically incremented after the MSb of each byte is written, the LSb to be stored at address XX + 1 can be written immediately after the MSb to be stored at address XX. If the bus master continues to write beyond address FFh, the DS2751 ignores the data. Writes to read-only addresses, reserved addresses and locked EEPROM blocks are ignored. Incomplete bytes are not written. Writes to unlocked EEPROM blocks are to shadow RAM rather than EEPROM. See the Memory section for more details.

**Copy Data [48h, XX].** This command copies the contents of shadow RAM to EEPROM for the 16-byte EEPROM block containing address XX. Copy Data commands that address locked blocks are ignored. While the Copy Data command is executing, the EEC bit in the EEPROM Register is set to 1 and writes to EEPROM addresses are ignored. Reads and writes to non-EEPROM addresses can still occur while the copy is in progress. The Copy Data command execution time, $t_{EEC}$, is 2ms typical and starts after the last address bit is transmitted.

**Recall Data [B8h, XX].** This command recalls the contents of the 16-byte EEPROM block containing address XX to shadow RAM.

**Lock [6Ah, XX].** This command locks (write-protects) the 16-byte block of EEPROM memory containing memory address XX. The LOCK bit in the EEPROM Register must be set to 1 before the Lock command is executed. If the LOCK bit is 0, the Lock command has no effect. The Lock command is permanent; a locked block can never be written again.

### Table 4. FUNCTION COMMANDS

<table>
<thead>
<tr>
<th>COMMAND</th>
<th>DESCRIPTION</th>
<th>COMMAND PROTOCOL</th>
<th>BUS STATE AFTER COMMAND PROTOCOL</th>
<th>BUS DATA</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read Data</td>
<td>Reads data from memory starting at address XX</td>
<td>69h, XX</td>
<td>Master Rx</td>
<td>Up to 256 bytes of data</td>
</tr>
<tr>
<td>Write Data</td>
<td>Writes data to memory starting at address XX</td>
<td>6Ch, XX</td>
<td>Master Tx</td>
<td>Up to 256 bytes of data</td>
</tr>
<tr>
<td>Copy Data</td>
<td>Copies shadow RAM data to EEPROM block containing address XX</td>
<td>48h, XX</td>
<td>Bus idle</td>
<td>None</td>
</tr>
<tr>
<td>Recall Data</td>
<td>Recalls EEPROM block containing address XX to shadow RAM</td>
<td>B8h, XX</td>
<td>Bus idle</td>
<td>None</td>
</tr>
<tr>
<td>Lock</td>
<td>Permanently locks the block of EEPROM containing address XX</td>
<td>6Ah, XX</td>
<td>Bus idle</td>
<td>None</td>
</tr>
</tbody>
</table>
Figure 14. NET ADDRESS COMMAND FLOW CHART

- MASTER Tx
  - RESET PULSE
  - DS2751 Tx
    - PRESENCE PULSE
      - MASTER Tx
        - NET ADDRESS
          - COMMAND

1. 33h / 39h
   - READ
   - YES
   - DS2751 Tx
     - FAMILY CODE
       - 1 BYTE
     - SERIAL NUMBER
       - 6 BYTES
     - CRC
       - 1 BYTE
   - NO

2. 55h
   - MATCH
   - YES
   - MASTER Tx
     - BIT 0
     - DS2751 Tx
       - BIT 0
       - MASTER Tx BIT 0
     - NO
       - DS2751 Tx
         - BIT 0
         - MATCH ?
         - YES
         - MASTER Tx
           - BIT 1
           - DS2751 Tx
             - BIT 1
             - MASTER Tx BIT 1
         - NO
           - DS2751 Tx
             - BIT 1
             - MATCH ?
             - YES
             - MASTER Tx
               - BIT 63
               - DS2751 Tx
                 - BIT 63
                 - MASTER Tx BIT 63
           - NO
             - DS2751 Tx
               - BIT 63
               - MATCH ?
               - YES
               - MASTER Tx FUNCTION COMMAND
           - NO
             - DS2751 Tx
               - BIT 63
               - MATCH ?
               - NO

3. F0h
   - SEARCH
   - YES
   - MASTER Tx
     - FUNCTION
     - COMMAND
     - NO

4. CCh
   - SKIP
   - YES
I/O SIGNALING

The 1-Wire bus requires strict signaling protocols to insure data integrity. The four protocols used by the DS2751 are: the initialization sequence (reset pulse followed by presence pulse), Write 0, Write 1, and Read Data. All of these types of signaling except the presence pulse are initiated by the bus master.

The initialization sequence required to begin any communication with the DS2751 is shown in Figure 15. A presence pulse following a reset pulse indicates the DS2751 is ready to accept a net address command. The bus master transmits (Tx) a reset pulse for $t_{RSTL}$. The bus master then releases the line and goes into receive mode (Rx). The 1-Wire bus line is then pulled high by the pullup resistor. After detecting the rising edge on the DQ pin, the DS2751 waits for $t_{PDH}$ and then transmits the Presence Pulse for $t_{PDL}$.

**Figure 15. 1-WIRE INITIALIZATION SEQUENCE**

![Image of initialization sequence](image)

**WRITE TIME SLOTS**

A write time slot is initiated when the bus master pulls the 1-Wire bus from a logic high (inactive) level to a logic low level. There are two types of write time slots: Write 1 and Write 0. All write time slots must be $t_{SLOT}$ (60μs to 120μs) in duration with a 1μs minimum recovery time, $t_{REC}$, between cycles. The DS2751 samples the 1-Wire bus line between 15μs and 60μs after the line falls. If the line is high when sampled, a Write 1 occurs. If the line is low when sampled, a Write 0 occurs (see Figure 16). For the bus master to generate a Write 1 time slot, the bus line must be pulled low and then released, allowing the line to be pulled high within 15μs after the start of the write time slot. For the host to generate a Write 0 time slot, the bus line must be pulled low and held low for the duration of the write time slot.

**READ TIME SLOTS**

A read time slot is initiated when the bus master pulls the 1-Wire bus line from a logic high level to a logic low level. The bus master must keep the bus line low for at least 1μs and then release it to allow the DS2751 to present valid data. The bus master can then sample the data $t_{RDV}$ (15μs) from the start of the read time slot. By the end of the read time slot, the DS2751 releases the bus line and allows it to be pulled high by the external pullup resistor. All read time slots must be $t_{SLOT}$ (60μs to 120μs) in duration with a 1μs minimum recovery time, $t_{REC}$, between cycles. See Figure 16 for more information.
Figure 16. 1-WIRE WRITE AND READ TIME SLOTS

WRITE 0 SLOT
\[ t_{\text{SLOT}} \]
\[ t_{\text{LOW0}} \]
\[ t_{\text{REC}} \]

WRITE 1 SLOT
\[ t_{\text{SLOT}} \]
\[ t_{\text{LOW1}} \]

PACK+

PACK–

DQ

DS2751 SAMPLE WINDOW
\[ \text{MIN} \quad \text{TYP} \quad \text{MAX} \]
\[ 15\mu s \quad 15\mu s \quad 30\mu s \]

READ 0 SLOT
\[ t_{\text{SLOT}} \]
\[ t_{\text{REC}} \]

READ 1 SLOT
\[ t_{\text{SLOT}} \]

PACK+

PACK–

DQ

MASTER SAMPLE WINDOW
\[ t_{\text{RDV}} \]

MASTER SAMPLE WINDOW
\[ t_{\text{RDV}} \]

LINE TYPE LEGEND:
- BUS MASTER ACTIVE LOW
- DS2751 ACTIVE LOW
- BOTH BUS MASTER AND DS2751 ACTIVE LOW
- RESISTOR PULLUP